

Workshop 3
Presentation:
Implementation of
Portenta H7 based
CAN Bus Simulation
& Fault Injection Tool

NGUYEN DANG TIEN LOI - 21009

# **Tool Specifications**

- CAN Bus Simulation:
  - ° Classic CAN
  - ∘ Bit rate 250000
- Fault Injection
  - Manipulating Parameters
  - Adding Delay
  - ° Ignore

### Micro controller



### **Bus Matrix**



# Clock generation block

#### Clock generation block

- Generation and dispatching of clocks for the complete device
- 3 separate PLLs using integer or fractional ratios
- Possibility to change the PLL fractional ratios on-the-fly
- Smart clock gating to reduce power dissipation
- 2 external oscillators:
  - High-speed external oscillator (HSE) supporting a wide range of crystals from 4 to 48 MHz frequency
  - Low-speed external oscillator (LSE) for the 32 kHz crystals
- 4 internal oscillators
  - High-speed internal oscillator (HSI)
  - 48 MHz RC oscillator (HSI48)
  - Low-power Internal oscillator (CSI)
  - Low-speed internal oscillator (LSI)

# Arduino Setup

Magic Number (validation): a0

Bootloader version: 22

Clock source: External oscillator

USB Speed: USB 2.0/Hi-Speed (480 Mbps)

Has Ethernet: Yes

Has WiFi module: Yes

RAM size: 8 MB

QSPI size: 16 MB

Has Video output: Yes Has Crypto chip: Yes

Linker Script at /home/tienloi/.arduino15/packages/arduino/hardware/mbed\_portenta/2.3.1/variants/PORTENTA\_H7\_M7/linker\_script.ld

Vector Table at /home/tienloi/.arduino15/packages/arduino/hardware/mbed\_portenta/2.3.1/cores/arduino/mbed/targets/TARGET\_STM/TARGET\_STM32H7/STM32Cube\_FW/CMSIS/stm32h747xx.h

## FDCAN Implementation

- CAN Pin: PB\_8, PH\_13 (CAN0)
- Clock Source: PLL
- Enable TimestampCounter & TimeoutCounter
- IT: RX\_FIFO0\_NEW\_MSG, TIMEOUT\_OCCURRED, TIMESTAMP\_WRAPAROUND, TX\_COMPLETE

https://github.com/meomotminh/CAN-HAL/blob/main/HAL CAN/CAN INIT/CAN\_Init/src/FDCAN/FD CAN.cpp

# FDCAN peripheral



### FDCAN HAL Instruction

#### 31.2.1 How to use this driver

- 1. Initialize the FDCAN peripheral using HAL\_FDCAN\_Init function.
- 2. If needed, configure the reception filters and optional features using the following configuration functions:
  - HAL\_FDCAN\_ConfigClockCalibration
  - HAL\_FDCAN\_ConfigFilter
  - HAL\_FDCAN\_ConfigGlobalFilter
  - HAL\_FDCAN\_ConfigExtendedIdMask
  - HAL\_FDCAN\_ConfigRxFifoOverwrite
  - HAL FDCAN ConfigFifoWatermark
  - HAL FDCAN ConfigRamWatchdog
  - HAL\_FDCAN\_ConfigTimestampCounter
  - HAL\_FDCAN\_EnableTimestampCounter
  - HAL\_FDCAN\_DisableTimestampCounter
  - HAL\_FDCAN\_ConfigTimeoutCounter
  - HAL FDCAN EnableTimeoutCounter
  - HAL FDCAN DisableTimeoutCounter
  - HAL\_FDCAN\_ConfigTxDelayCompensation
  - HAL FDCAN EnableTxDelayCompensation
  - HAL FDCAN DisableTxDelayCompensation
  - HAL\_FDCAN\_EnableISOMode
  - HAL FDCAN DisableISOMode
  - HAL FDCAN EnableEdgeFiltering
  - HAL\_FDCAN\_DisableEdgeFiltering
  - HAL\_FDCAN\_TT\_ConfigOperation
  - HAL\_FDCAN\_TT\_ConfigReferenceMessage
  - HAL\_FDCAN\_TT\_ConfigTrigger
- Start the FDCAN module using HAL\_FDCAN\_Start function. At this level the node is active on the bus: it can send and receive messages.
- The following Tx control functions can only be called when the FDCAN module is started:
  - HAL\_FDCAN\_AddMessageToTxFifoQ
  - HAL\_FDCAN\_EnableTxBufferRequest
  - HAL\_FDCAN\_AbortTxRequest

- After having submitted a Tx request in Tx Fifo or Queue, it is possible to get Tx buffer location used to place
  the Tx request thanks to HAL\_FDCAN\_GetLatestTxFifoQRequestBuffer API. It is then possible to abort later
  on the corresponding Tx Request using HAL\_FDCAN\_AbortTxRequest API.
- When a message is received into the FDCAN message RAM, it can be retrieved using the HAL FDCAN GetRxMessage function.
- Calling the HAL\_FDCAN\_Stop function stops the FDCAN module by entering it to initialization mode and reenabling access to configuration registers through the configuration functions listed here above.
- All other control functions can be called any time after initialization phase, no matter if the FDCAN module is started or stoped.

#### Polling mode operation

- 1. Reception and transmission states can be monitored via the following functions:
  - HAL FDCAN IsRxBufferMessageAvailable
  - HAL\_FDCAN\_IsTxBufferMessagePending
  - HAL FDCAN GetRxFifoFillLevel
  - HAL FDCAN GetTxFifoFreeLevel

#### Interrupt mode operation

- There are two interrupt lines: line 0 and 1. By default, all interrupts are assigned to line 0. Interrupt lines can be configured using HAL\_FDCAN\_ConfigInterruptLines function.
- Notifications are activated using HAL\_FDCAN\_ActivateNotification function. Then, the process can be controlled through one of the available user callbacks: HAL\_FDCAN\_xxxCallback.

## FDCAN Implementation

- CAN Pin: PB\_8, PH\_13 (CAN0)
- Clock Source: PLL
- Enable TimestampCounter & TimeoutCounter
- IT: RX\_FIFO0\_NEW\_MSG, TIMEOUT\_OCCURRED, TIMESTAMP\_WRAPAROUND, TX\_COMPLETE

https://github.com/meomotminh/CAN-HAL/blob/main/HAL CAN/CAN INIT/CAN\_Init/src/FDCAN/FD CAN.cpp

# RTC peripheral



### RTC HAL Instruction

#### 72.2.4 How to use RTC Driver

- Enable the RTC domain access (see description in the section above).
- Configure the RTC Prescaler (Asynchronous and Synchronous) and RTC hour format using the HAL\_RTC\_Init() function.

#### Time and Date configuration

- To configure the RTC Calendar (Time and Date) use the HAL\_RTC\_SetTime() and HAL\_RTC\_SetDate() functions.
- To read the RTC Calendar, use the HAL\_RTC\_GetTime() and HAL\_RTC\_GetDate() functions.

#### Alarm configuration

- To configure the RTC Alarm use the HAL\_RTC\_SetAlarm() function. You can also configure the RTC Alarm with interrupt mode using the HAL\_RTC\_SetAlarm\_IT() function.
- To read the RTC Alarm, use the HAL\_RTC\_GetAlarm() function.

# RTC Implementation

- HourFormat: 24

- Set Time: 12:45:00

- Set Date: 12 June 2018 (Tuesday)

- Clock Source: LSE

- Enable EXTI Line 17 for RTC Alarm

- IT: RTC\_Alarm

https://github.com/meomotminh/CAN-HAL/blob/main/HAL CAN/CAN INIT/CAN\_Init/src/RTC/RTC.c pp

# TIMER peripheral

Figure 554. Basic timer block diagram **TRGO** Trigger → to DAC Internal clock (CK\_INT) controller TIMxCLK from RCC Reset, enable, Count Control Auto-reload register Stop, clear or up CK PSC **CNT** counter prescaler Notes: Preload registers transferred to active registers on U event according to control bit Event Interrupt & DMA output MS33142V1

### TIMER HAL Instruction

#### 87.2.2 How to use this driver

- Initialize the TIM low level resources by implementing the following functions depending on the selected feature:
  - Time Base : HAL\_TIM\_Base\_MspInit()
  - Input Capture : HAL\_TIM\_IC\_MspInit()
  - Output Compare : HAL TIM OC MspInit()
  - PWM generation : HAL TIM PWM MspInit()
  - One-pulse mode output : HAL\_TIM\_OnePulse\_MspInit()
  - Encoder mode output : HAL\_TIM\_Encoder\_MspInit()

- Initialize the TIM low level resources :
  - a. Enable the TIM interface clock using \_\_HAL\_RCC\_TIMx\_CLK\_ENABLE();
  - TIM pins configuration
    - Enable the clock for the TIM GPIOs using the following function:
       \_HAL\_RCC\_GPIOx\_CLK\_ENABLE();
    - Configure these TIM pins in Alternate function mode using HAL\_GPIO\_Init();

The external Clock can be configured, if needed (the default clock is the internal clock from the APBx), using the following function: HAL\_TIM\_ConfigClockSource, the clock configuration should be done before any start function.

Configure the TIM in the desired functioning mode using one of the Initialization function of this driver:

- HAL\_TIM\_Base\_Init: to use the Timer to generate a simple time base
- HAL\_TIM\_OC\_Init and HAL\_TIM\_OC\_ConfigChannel: to use the Timer to generate an Output Compare signal.
- HAL\_TIM\_PWM\_Init and HAL\_TIM\_PWM\_ConfigChannel: to use the Timer to generate a PWM signal.
- HAL\_TIM\_IC\_Init and HAL\_TIM\_IC\_ConfigChannel: to use the Timer to measure an external signal.
- HAL\_TIM\_OnePulse\_Init and HAL\_TIM\_OnePulse\_ConfigChannel: to use the Timer in One Pulse Mode.
- HAL\_TIM\_Encoder\_Init: to use the Timer Encoder Interface.

Activate the TIM peripheral using one of the start functions depending from the feature used:

- Time Base: HAL\_TIM\_Base\_Start(), HAL\_TIM\_Base\_Start\_DMA(), HAL\_TIM\_Base\_Start\_IT()
- Input Capture: HAL\_TIM\_IC\_Start(), HAL\_TIM\_IC\_Start\_DMA(), HAL\_TIM\_IC\_Start\_IT()
- Output Compare: HAL\_TIM\_OC\_Start(), HAL\_TIM\_OC\_Start\_DMA(), HAL\_TIM\_OC\_Start\_IT()
- PWM generation: HAL\_TIM\_PWM\_Start(), HAL\_TIM\_PWM\_Start\_DMA(), HAL\_TIM\_PWM\_Start\_IT()
- One-pulse mode output: HAL\_TIM\_OnePulse\_Start(), HAL\_TIM\_OnePulse\_Start\_IT()
- Encoder mode output: HAL\_TIM\_Encoder\_Start(), HAL\_TIM\_Encoder\_Start\_DMA(), HAL\_TIM\_Encoder\_Start\_IT().
- 6. The DMA Burst is managed with the two following functions: HAL\_TIM\_DMABurst\_WriteStart()
  HAL\_TIM\_DMABurst\_ReadStart()
  Source: (1)

# TIMER Implementation

- Timer 6
- Bus APB1
- Period: TIM6CLK / 1000
- IT: TIM6\_DAC

https://github.com/meomotminh/CAN-HAL/blob/main/HAL CAN/CAN INIT/CAN\_Init/CAN\_Init.ino

### **SRAM**

The embedded system SRAM is divided into up to five blocks over the three power domains:

- D1 domain, AXI SRAM:
  - AXI SRAM is mapped at address 0x2400 0000 and accessible by all system masters except BDMA through D1 domain AXI bus matrix. AXI SRAM can be used for application data which are not allocated in DTCM RAM or reserved for graphic objects (such as frame buffers)
- D2 domain, AHB SRAM:
  - AHB SRAM1 is mapped at address 0x3000 0000 and accessible by all system masters except BDMA through D2 domain AHB matrix. AHB SRAM1 can be used as DMA buffers to store peripheral input/output data in D2 domain, or as code location for Cortex<sup>®</sup>-M4 CPU (application code available when D1 is powered off.
  - AHB SRAM2 is mapped at address 0x3002 0000 and accessible by all system masters except BDMA through D2 domain AHB matrix. AHB SRAM2 can be used as DMA buffers to store peripheral input/output data in D2 domain, or as readwrite segment for application running on Cortex<sup>®</sup>-M4 CPU.
  - AHB SRAM3 is mapped at address 0x3004 0000 and accessible by all system masters except BDMA through D2 domain AHB matrix. AHB SRAM3 can be used as buffers to store peripheral input/output data for Ethernet and USB, or as shared memory between the two cores.
- D3 domain, AHB SRAM:
  - AHB SRAM4 is mapped at address 0x3800 0000 and accessible by most of system masters through D3 domain AHB matrix. AHB SRAM4 can be used as BDMA buffers to store peripheral input/output data in D3 domain. It can also be used to retain some application code/data when D1 and D2 domain enter DStandby mode, or as shared memory between the two cores.

### **SRAM HAL Instruction**

#### 85.2.1 How to use this driver

This driver is a generic layered driver which contains a set of APIs used to control SRAM memories. It uses the FMC layer functions to interface with SRAM devices. The following sequence should be followed to configure the FMC to interface with SRAM/PSRAM memories:

- Declare a SRAM\_HandleTypeDef handle structure, for example: SRAM\_HandleTypeDef hsram; and:
  - Fill the SRAM\_HandleTypeDef handle "Init" field with the allowed values of the structure member.
  - Fill the SRAM\_HandleTypeDef handle "Instance" field with a predefined base register instance for NOR or SRAM device
  - Fill the SRAM\_HandleTypeDef handle "Extended" field with a predefined base register instance for NOR or SRAM extended mode
- Declare two FMC\_NORSRAM\_TimingTypeDef structures, for both normal and extended mode timings; for example: FMC\_NORSRAM\_TimingTypeDef Timing and FMC\_NORSRAM\_TimingTypeDef ExTiming; and fill its fields with the allowed values of the structure member.

- Initialize the SRAM Controller by calling the function HAL\_SRAM\_Init(). This function performs the following sequence:
  - a. MSP hardware layer configuration using the function HAL\_SRAM\_MspInit()
  - b. Control register configuration using the FMC NORSRAM interface function FMC\_NORSRAM\_Init()
  - Timing register configuration using the FMC NORSRAM interface function FMC\_NORSRAM\_Timing\_Init()
  - Extended mode Timing register configuration using the FMC NORSRAM interface function FMC\_NORSRAM\_Extended\_Timing\_Init()
  - e. Enable the SRAM device using the macro \_\_FMC\_NORSRAM\_ENABLE()
- 4. At this stage you can perform read/write accesses from/to the memory connected to the NOR/SRAM Bank. You can perform either polling or DMA transfer using the following APIs:
  - HAL SRAM Read()/HAL SRAM Write() for polling read/write access
  - HAL\_SRAM\_Read\_DMA()/HAL\_SRAM\_Write\_DMA() for DMA read/write transfer
- You can also control the SRAM device by calling the control APIs HAL\_SRAM\_WriteOperation\_Enable()/ HAL\_SRAM\_WriteOperation\_Disable() to respectively enable/disable the SRAM write operation
- 6. You can continuously monitor the SRAM device HAL state by calling the function HAL\_SRAM\_GetState()

Callback registration

# SRAM Implementation

- SRAM1
- Config FMC\_NORSTAM\_BANK1 (not used)

https://github.com/meomotminh/CAN-HAL/blob/main/HAL CAN/CAN INIT/CAN\_Init/src/loiTruck/loiTruck.h

# Fault Injection Workflow

- Read Scenario Object
- Set RTC Alarm to trigger Scenario
  - Manipulating Parameters: Sample based on Start and Stop time, write on corresponding SRAM address
  - Adding Delay: Set loiTruck.delay value
  - Ignore: Set loiTruck.ignore
  - Set Alarm to signal end of Scenario
- Look for the next Scenario Object

# Fault Injection Design

- Manipulating Parameter should be handled parallel using M4 and communicate via RPC if needed to ensure Real-Time communication
- M7 only handle CAN Bus Simulation

# Fault Injection Implementation

```
check if ignore or delay or send predefined
if (!loiTruck->ignore){
 HAL Delay(loiTruck->delay);
 if (HAL FDCAN AddMessageToTxFifoQ(&(loiTruck->my can.CanHandle), &loiTruck->TxHeader, msg.data) != HAL OK){
   Serial.println("Hier error addMessageToTx");
   return 0;
 if (!loiTruck->fake heart beat){
   Serial.print("S :\t"); Serial.print(loiTruck->TxHeader.Identifier,HEX); Serial.print(" ");
    for (uint8 t i = 0; i < (msq.len); i++){}
     Serial.print(" ");
     Serial.print(loiTruck->msq.data[i], HEX);
   Serial.println();
```

# Implementation Approach

- Programming using HAL API for:
  - Ease of use
  - HAL driver available for all peripheral and board independent
  - Offer adequate controlling functionalities over the peripheral
- Designs:
  - M7 control CAN Bus simulation and all used Peripherals: RTC, FDCAN, TIMER...
  - M4 run only in Fault Injection Function need a parallel running method to manipulate data saved in SRAM
  - Specialization enable further development (internet connection, print TRACE...)

### References

- 1. Description of STM32H7 HAL and low-layer drivers at https://www.st.com/resource/en/user\_manual/dm00392525-description-of-stm 32h7-hal-and-lowlayer-drivers-stmicroelectronics.pdf
- 2. STM32H747xl datasheet at https://www.st.com/resource/en/datasheet/stm32h747xi.pdf
- 3. RM0399 Reference Manual at

https://www.st.com/resource/en/reference\_manual/dm00176879-stm32h745-755-and-stm32h747-757-advanced-arm-based-32-bit-mcus-stmicroelectronic s.pdf